# LCDD GEN3 THE LCD DRIVER TESTER ### KEY FEATURES - Cost-optimized - Large panel LCD driver test - High speed interface for mLVDS/P2P/MIPI - CP/FT(COF included) test solution - Easy maintenance - Ultimately compatible design THE MOST COST/PERFORMANCE-OPTIMIZED LCD DRIVER TESTER IN THE INDUSTRY ## **ABOUT THE LCDD GEN3** Inheriting the outstanding design of V50 and S100, YTEC launched a new test system LCDD Gen.3 for LCD driver testing. With intuitive and powerful engineering tools LCDD Gen.3 shortens test program development time for clients, which means improving client's time to market. And to lower client's cost LCDD Gen.3 is designed to be compatible with other platform, not only accessory but also mechanism. It is definitely one of the most cost-optimized LCD driver test system in the industry. - 2,400 LCD grayscale channels - 2.5G HSIF lanes - User-friendly interface with powerful engineering tools - Ultimately compatible design (accessory and mechanism) ## **POWERFUL SUITE OF SOFTWARE TOOLS** **LA TOOL** **SHMOO TOOL** **ARRAY VIEWER** **SCOPE TOOL** #### **SPECIFICATIONS** | MAX PIN COUNT | Normal IO: 256 / LCD: 2,400 / HS LANE:24 | Digital BD | | |---------------------------------------------------------------------------|------------------------------------------|--------------------|----------------------------| | MAX MUUTI CITE TECT | 0 | PE CH | 128 | | MAX MULTI SITE TEST | 8 | TEST RATE | 100MHz | | MAX TEST RATE | Normal IO: 100MHz / HS: 2.5Gbps | VIL/VIH | -2V ~ +7V | | PATTERN MEMORY | 128M | VOL/VOH | -2V ~ +7V | | | 400 DE 011 / 40 DMII / 0 TMII | ACTIVE LOAD | ±24mA | | Digital BD | 128 PE CH / 16 PMU / 8 TMU | NUMBER OF EDGES | 4 | | HS BD | 8 HS LANE / 8 VS / 32 RVS | EPA | ±500ps | | LCD BD | 600 LCD CH | PATTERN MEMORY | 128M | | | | SCAN CHAIN | 1 CHAIN < 4096M | | CMP BD | 192 CMP CH | | 4 CHAIN < 1024M | | DEVELOP ENVIRONMENT | WIN10, C/C++ | TMU RANGE PMU | MAX 300MHz<br>±10V, ±500mA | | USER POWER ON/OFF | SOFTWARE CONTROLLED | PPMU | -2V ~ +7V, ±32mA | | | | T P IVIU | -2V~+7V, ±32IIIA | | SYNC MECHANISM | LOG BOARD @ SLOT1 AS MASTER | HS BD | | | DIRECT MOUNT SOLUTION | YES | HS LANE | 8(1.6Gbps) / 6 (2.5Gbps) | | USER RELAY | 128 | TEST RATE | 2.5Gbps | | WASER ROWER | | VIL/VIH | -0.5V ~ +3V | | USER POWER | -5.2V, +5V, ±15V | PATTERN MEMORY | 128M | | POWER CONSUMPTION | 3,500 W | VS | ±24V, ±400mA | | DIMENSIONS | L: 90.00cm, W: 83.00cm, H: 81.95cm | RVS | ±24V, ±100mA | | WEIGHT | 250KG (all boards equipped) | LCD BD | | | WEIGHT | 230KG (ali poards equipped) | LCD CH | 600 | | COF SOLUTION | YES | INPUT RANGE | E1: ±10V | | APPLICATION | LCD Driver / TDDI / Automotive | | E2: 0V ~ 20V | | | 200 Envery (2017) tatolineave | | E3: <b>-</b> 2V ~ 18V | | Versatile function to accommodate all kinds of LCD driver IC application. | | ACCURACY | ±3.5mV | | MAX PIN COUNT | Normal IO: 256 / LCD: 2,400 / HS LANE:24 | ACQ MEMORY | 8K | | | | INPUT IMPEDANCE | 500ΜΩ | | MAX MULTI SITE TEST | 8 | DIGITIZER | 16 bits | | MAX TEST RATE | Normal IO: 100MHz / HS: 2.5Gbps | MINIMUM CONVERSION | 6us | | | | ACTIVE LOAD | ±1mA | | PATTERN MEMORY | 128M | CMD DD | | | VS | 24 | CMP BD | 400 | | DVS | 48 | CMP CH | 192 | | RVS | 40 | INPUT RANGE | -16V ~ 21V | ALL SPECIFICATIONS ARE SUBJECT TO CHANGE WITHOUT NOTICE